Multiple-valued programmable logic array minimization by simulated annealing - Info and Reading Options
By Gerard W. Dueck

“Multiple-valued programmable logic array minimization by simulated annealing” Metadata:
- Title: ➤ Multiple-valued programmable logic array minimization by simulated annealing
- Author: Gerard W. Dueck
“Multiple-valued programmable logic array minimization by simulated annealing” Subjects and Themes:
- Subjects: ANNEALING - COMPUTER AIDED DESIGN - COMPUTERIZED SIMULATION - LOGIC CIRCUITS - COMPUTER PROGRAMS
Edition Identifiers:
- The Open Library ID: OL24969774W
AI-generated Review of “Multiple-valued programmable logic array minimization by simulated annealing”:
"Multiple-valued programmable logic array minimization by simulated annealing" Description:
The Open Library:
We propose a solution to the minimization problem of multiple-valued programmable logic arrays (PLA) that uses simulated annealing. The algorithm accepts a sum-of-products expression, divides and recombines the product terms, gradually progressing toward a minimal solution. The input expression can be user-specified or one produced by another heuristic. The process is termed simulated annealing because it has an analog in the statistical mechanical model of annealing in solids. That is, the slow cooling of certain solids results in a state of low energy, a crystalline state rather than an amorphous state that results from fast cooling. In a PLA, the crystalline state is analogous to a realization with a small number of product terms. Unlike recently studied minimization techniques (which are classified as direct cover methods), our technique manipulates product terms directly, breaking them up and joining them in different was while reducing the total number of product terms. Computer- aided design tool, multiple-valued logic, programmable logic array, heuristic minimization technique VLSI design tool.
Read “Multiple-valued programmable logic array minimization by simulated annealing”:
Read “Multiple-valued programmable logic array minimization by simulated annealing” by choosing from the options below.
Search for “Multiple-valued programmable logic array minimization by simulated annealing” downloads:
Visit our Downloads Search page to see if downloads are available.
Find “Multiple-valued programmable logic array minimization by simulated annealing” in Libraries Near You:
Read or borrow “Multiple-valued programmable logic array minimization by simulated annealing” from your local library.
- The WorldCat Libraries Catalog: Find a copy of “Multiple-valued programmable logic array minimization by simulated annealing” at a library near you.
Buy “Multiple-valued programmable logic array minimization by simulated annealing” online:
Shop for “Multiple-valued programmable logic array minimization by simulated annealing” on popular online marketplaces.
- Ebay: New and used books.